Plasma Etching Processes for Interconnect Realization in VLSI

Nonfiction, Science & Nature, Technology, Technical & Manufacturing Industries & Trades, Manufacturing
Cover of the book Plasma Etching Processes for Interconnect Realization in VLSI by , Elsevier Science
View on Amazon View on AbeBooks View on Kobo View on B.Depository View on eBay View on Walmart
Author: ISBN: 9780081005903
Publisher: Elsevier Science Publication: April 14, 2015
Imprint: ISTE Press - Elsevier Language: English
Author:
ISBN: 9780081005903
Publisher: Elsevier Science
Publication: April 14, 2015
Imprint: ISTE Press - Elsevier
Language: English

This is the first of two books presenting the challenges and future prospects of plasma etching processes for microelectronics, reviewing the past, present and future issues of etching processes in order to improve the understanding of these issues through innovative solutions.

This book focuses on back end of line (BEOL) for high performance device realization and presents an overview of all etch challenges for interconnect realization as well as the current etch solutions proposed in the semiconductor industry. The choice of copper/low-k interconnect architecture is one of the keys for integrated circuit performance, process manufacturability and scalability.

Today, implementation of porous low-k material is mandatory in order to minimize signal propagation delay in interconnections. In this context, the traditional plasma process issues (plasma-induced damage, dimension and profile control, selectivity) and new emerging challenges (residue formation, dielectric wiggling) are critical points of research in order to control the reliability and reduce defects in interconnects. These issues and potential solutions are illustrated by the authors through different process architectures available in the semiconductor industry (metallic or organic hard mask strategies).

  • Presents the difficulties encountered for interconnect realization in very large-scale integrated (VLSI) circuits
  • Focused on plasma-dielectric surface interaction
  • Helps you further reduce the dielectric constant for the future technological nodes
View on Amazon View on AbeBooks View on Kobo View on B.Depository View on eBay View on Walmart

This is the first of two books presenting the challenges and future prospects of plasma etching processes for microelectronics, reviewing the past, present and future issues of etching processes in order to improve the understanding of these issues through innovative solutions.

This book focuses on back end of line (BEOL) for high performance device realization and presents an overview of all etch challenges for interconnect realization as well as the current etch solutions proposed in the semiconductor industry. The choice of copper/low-k interconnect architecture is one of the keys for integrated circuit performance, process manufacturability and scalability.

Today, implementation of porous low-k material is mandatory in order to minimize signal propagation delay in interconnections. In this context, the traditional plasma process issues (plasma-induced damage, dimension and profile control, selectivity) and new emerging challenges (residue formation, dielectric wiggling) are critical points of research in order to control the reliability and reduce defects in interconnects. These issues and potential solutions are illustrated by the authors through different process architectures available in the semiconductor industry (metallic or organic hard mask strategies).

More books from Elsevier Science

Cover of the book Service Life Prediction of Polymers and Plastics Exposed to Outdoor Weathering by
Cover of the book Platinum-Nickel-Chromium Deposits by
Cover of the book The Immune Response by
Cover of the book Nonlinear Optics in Semiconductors I by
Cover of the book The Alkaloids by
Cover of the book Wireless Sensor Networks by
Cover of the book Materials for the Direct Restoration of Teeth by
Cover of the book Biocompatibility and Performance of Medical Devices by
Cover of the book The Designer's Guide to VHDL by
Cover of the book Quantitative Functional Brain Imaging with Positron Emission Tomography by
Cover of the book Advances in Agronomy by
Cover of the book Academic and Professional Publishing by
Cover of the book Design of High-Speed Railway Turnouts by
Cover of the book Encyclopedia of Sleep by
Cover of the book Ecotextiles by
We use our own "cookies" and third party cookies to improve services and to see statistical information. By using this website, you agree to our Privacy Policy