Logic Synthesis for Finite State Machines Based on Linear Chains of States

Foundations, Recent Developments and Challenges

Nonfiction, Science & Nature, Technology, Electronics, Circuits, Computers, Advanced Computing, Artificial Intelligence, General Computing
Cover of the book Logic Synthesis for Finite State Machines Based on Linear Chains of States by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski, Springer International Publishing
View on Amazon View on AbeBooks View on Kobo View on B.Depository View on eBay View on Walmart
Author: Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski ISBN: 9783319598376
Publisher: Springer International Publishing Publication: June 24, 2017
Imprint: Springer Language: English
Author: Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
ISBN: 9783319598376
Publisher: Springer International Publishing
Publication: June 24, 2017
Imprint: Springer
Language: English

This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.

This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units

View on Amazon View on AbeBooks View on Kobo View on B.Depository View on eBay View on Walmart

This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.

This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units

More books from Springer International Publishing

Cover of the book Geopedology by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Web and Big Data by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book The Internet and Formations of Iranian American-ness by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Perspectives on Peacekeeping and Atrocity Prevention by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Challenges and Opportunities in Health Care Management by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Current Trends in Web Engineering by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Implementing the Cape Town Convention and the Domestic Laws on Secured Transactions by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Nigeria’s 2015 General Elections by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Radiation Hardened CMOS Integrated Circuits for Time-Based Signal Processing by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Mathematical Financial Economics by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Nature-Inspired Computing and Optimization by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Neurosis and Assimilation by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Knowledge Spillovers in Regional Innovation Systems by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book RFID Security by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
Cover of the book Chiral Nanophotonics by Larysa Titarenko, Alexander Barkalov, Jacek Bieganowski
We use our own "cookies" and third party cookies to improve services and to see statistical information. By using this website, you agree to our Privacy Policy